## EE 505

## Lecture 21

# ADC Design Flash-Like Structures

- Multi-Step Flash
- Pipeline

#### **Review from Last Lecture**

## What Architectures are Actually Used

DACs Texas Instruments Mar 1, 2023

| String           | 168 |
|------------------|-----|
| R-2R             | 79  |
| Current Source   | 52  |
| MDAC             | 23  |
| Current Sink     | 17  |
| SAR              | 9   |
| Pipeline         | 7   |
| Delta Sigma      | 4   |
| 1-Steering       | 3   |
| Current Steering | 2   |

ADCs Texas Instruments April 13 2023

| SAR                   | 728  |
|-----------------------|------|
| Pipeline              | 294  |
| Delta Sigma           | 187  |
| Folding Interpolating | 66   |
| Delta Sigma           |      |
| Modulator             | 9    |
| Two-Step              | 6    |
| Flash                 | 3    |
|                       |      |
|                       |      |
| Total                 | 1293 |

- These are catalog parts
- Specific details about architecture usually absent in data sheets
- Some (many) in list are slight variants and carry different part numbers
- Variety of converters used in ASIC applications will be larger

#### Review from last lecture Interpolating Flash ADC



- Reduction in pre-amp area and power
- Latches all referenced to ground
- Loading on V<sub>IN</sub> reduced
- Kickback to V<sub>REF</sub> reduced
- $V_{IN}$  coupling to  $V_{REF}$  reduced
- Multiple levels can be included in interpolator array



#### Review from last lecture Folded ADC Architecture



Nonlinearity in folder not a major problem since resolution nonlinearity affects primarily the LSBs and resolution of folded ADCs not large

Flash ADC Summary

### Flash ADC

- Very fast Simple structure Usually Clocked Bubble Removal Important Seldom over 6 or 7 bits of resolution
- Flash ADC has some really desirable properties (simple and fast)
- Wouldn't it be nice if we could derive most of the benefits of the FLASH ADC without the major limitations

To be practical at higher resolution, must address the major limitation of the FLASH ADC

Major Limitation of FLASH ADC at higher resolutions?

- Number of comparators increases geometrically --- 2<sup>n</sup>
- String DAC area increases geometrically
- Too many comparators making non-critical decisions increases power

#### Review from last lecture Folded ADC Architecture



Premise: Folder provides large gain and is very fast

Similar in concept to interpolating flash ADC but

- Number of comparators has been reduced
- Thermometer to Binary decoder is eliminated

#### Review from last lecture Folded ADC Architecture



- Requires N<sub>2</sub> differential amplifiers
- Basic Folder Circuit (8 level)
- Simple Differential Pair can be very fast

### Flash-Like Structures

Key Flash Limitations

- Number of comparators increases geometrically --- 2<sup>n</sup>
- String DAC area increases geometrically
- Too many comparators making non-critical decisions increases power
- Folded Architectures
- → Multi-Step Flash
  - Pipelines

### Multi-Step Flash

Goal with Multi-Step Flash Approach:

- Reduce number of comparators and DAC levels
- Reduce or eliminate un-necessary comparator decisions
- Maintain high speed operation (close to that of Flash)

### Two-Step Flash ADC



 $N_2 = 2^{n_2}$ 

- Can operate asynchronously after S/H
- If clocked, C<sub>LK2</sub> must be delayed from C<sub>LK1</sub>
- Full-range of Residue signal is V<sub>REF</sub>/N<sub>1</sub>
- Reduces number of comparators from  $2^{n_1+n_2}$  to  $2^{n_1}+2^{n_2}$
- V<sub>REF2</sub> can be reduced by a factor of N<sub>1</sub> from V<sub>REF</sub>
- No improvement in offset requirements on comparators of second-stage flash
- $\circ~$  Common-mode signal swing on comparators in second-stage flash reduced by factor of  $N_1$
- DAC accuracy and difference amplifier performance important

## Three-Step Flash ADC



$$N_3 = 2^{n_3}$$

- Can operate asynchronously after S/H
- Full-range of Residue 2 signal is  $V_{REF}/(N_1N_2)$
- Reduces number of comparators by factor from
- $V_{REF3}$  can be reduced by a factor of  $N_2$  from  $V_{REF2}$
- Common-mode signal swing on comparators in second-stage flash reduced by factor of N<sub>1</sub>

 $2^{n_1+n_2+n_3}$  to  $2^{n_1}+2^{n_2}+2^{n_3}$ 

- Common-mode signal swing on comparators in third-stage flash reduced by factor of N<sub>1</sub>N<sub>2</sub>
- No improvement in offset requirements on comparators of second-stage or third-stage flash
- o DAC accuracy and difference amplifier performance important
- Complexity appears to be increasing

# Two-Step Flash ADC with Interstage Gain



- A is typically N<sub>1</sub>
- Dramatic reduction on offset requirements on comparators of second-stage flash
- Common-mode signal swing on comparators in second-stage flash reduced by factor of  $\ensuremath{\mathsf{N}}_1$
- DAC accuracy and difference amplifier performance important
- Amplifier accuracy and linearity important
- Speed and power degrade due to A amplifier and diff amplifier
- Complexity appears to be increasing even more !!

# Two-Step Flash ADC with Interstage Gain and S/H



- Second S/H eliminates need to keep output of first block constant when Flash ADC<sub>2</sub> operates
- A is typically N<sub>1</sub>
- Dramatic reduction on offset requirements on comparators of second-stage flash
- Common-mode signal swing on comparators in second-stage flash reduced by factor of  $\mathrm{N}_{\mathrm{1}}$
- DAC accuracy and difference amplifier performance important
- Amplifier accuracy and linearity important
- Speed and power degrade due to A amplifier and diff amplifier
- Speed and accuracy degrade due to S/H
- Complexity appears to be increasing even more !!!

# Two-Step Flash ADC with Interstage Gain and S/H



Slice can be repeated to obtain three-step Flash ADC



If limitations can be mitigated, further reduction in comparators with 3-step approach

### Three-Step Flash ADC with Interstage Gain and S/H



 $N_1 = 2^{n_1}$  $N_2 = 2^{n_2}$ 

#### $A_1$ is typically $N_1$ $A_2$ is typically $N_1$ Often $A_1 = A_2$ though not necessarily

- S/H1 frees first stage to take another sample during second stage conversion
- S/H2 frees second stage to take another sample during third stage conversion
- This has a pipelining capability
- The pipelined approach dramatically improves speed (close to Flash if A is fast)
- Significantly reduces the number of comparators
- Introduces latency but not of concern in most applications
- Performance of A amplifiers and S/H can be demanding
- But even more complexity is of concern !!!

### Three-Step Flash ADC with Interstage Gain



#### Can be extended to more than 3 stages

- Can go up to 16 bits or maybe a little higher
- Could be as few as one comparator in each Flash ADC
- Further reduction in number of comparators

   (e.g. if one comparator per stage, need only n comparators)
- More latency with more stages but still seldom of concern
- If gains are large enough, comparator offsets in later states can be large
- Will show that with minor modifications, comparator offsets can even be large in first stage

Can partition stages differently

### Three-Step Flash ADC with Interstage Gain

#### **Repartitioned Stages**





# **Pipelined ADC**

| SAR                   | 728  |
|-----------------------|------|
| Pipeline              | 294  |
| Delta Sigma           | 187  |
| Folding Interpolating | 66   |
| Delta Sigma           |      |
| Modulator             | 9    |
| Two-Step              | 6    |
| Flash                 | 3    |
|                       |      |
| Total                 | 1293 |



- Pipelined structure is widely used
- More than one bit/stage is often used
- Optimal number of bits/stage still an area of debate
- <u>Conceptually</u> can simply design one stage and then copy/paste to increase resolution
- Accuracy (and correspondingly power) in latter stages can be dramatically reduced
- Latency is inherent but not an issue in most applications
- Most power consumed in op amps
- Power dominantly allocated to S/H and MSB stages



Digital Assembler can simply concatenate individual outputs for some stage architectures  $X_{OUT} = < n_1: n_2: ...: n_m >$ 

In this case the Digital Assembler can be a set of m-parallel shift-register blocks with output on the last stage

Latency is equal to the number of stages times the conversion time/stage

### **Pipelined ADC**



# **Pipelined ADC**



**Digital Assembler** 

### **Pipeline Stage**



- Appears to be lots of complexity
- S/H is sampling a near-static signal on all stages (except stage 0)
- Ideally the stage gain is chosen to achieve maximum signal level at the output if  $V_{\text{REF}}$  fixed for each stage
- Will show that dominant source of power dissipation is typically the amplifier

## Example of 1 bit/stage pipeline

- A<sub>k</sub>=2 for all k
- ADC is simply comparator in each stage
- Stages could be identical though often relaxed requirements on latter stages to reduce power



D<sub>OUT</sub> = <d1 d2 ... dn>

 $V_{OUT} = V_{REF} \sum_{i=1}^{n} \frac{d_i}{2^i}$ 

- •Functional form of output particularly attractive and simple
- •Similar relationship for any integral number of bits/stage









#### Ideal Transfer Characteristics for 1 bit/stage













$$\begin{aligned} \mathbf{Q}_1 &= \mathbf{C}_1 \Big( \mathbf{V}_{\mathrm{IN}} - \mathbf{V}^+ \Big) \\ \mathbf{Q}_2 &= \mathbf{C}_2 \Big( \mathbf{V}_{\mathrm{IN}} - \mathbf{V}^+ \Big) \end{aligned}$$



During  $\Phi_2$ 





Define  $Q_{1T}$  to be the charge transferred from  $C_1$  during phase  $\Phi_2$ 

$$Q_{1T} = C_1 (V_{1N} - V^+) - C_1 (V_X - V^+) = C_1 (V_{1N} - V_X)$$

Define  $Q_{2\text{F}}$  to be the total charge on  $C_2$  during phase  $\Phi_2$ 

$$Q_{2F} = Q_2 + Q_{1T} = C_2 (V_{1N} - V^+) + C_1 (V_{1N} - V_X) = (C_1 + C_2) V_{1N} - C_2 V^+ - C_1 V_X$$







### Observe



Thus, summarizing

 $V_{O} = \begin{cases} 2V_{IN} + \frac{V_{REF}}{2} & V_{IN} < 0\\ 2V_{IN} - \frac{V_{REF}}{2} & V_{IN} > 0 \end{cases}$ 

## 1-bit/Stage Pipeline Implementation





$$V_{O} = \begin{cases} 2V_{IN} + \frac{V_{REF}}{2} & V_{IN} < 0\\ \\ 2V_{IN} - \frac{V_{REF}}{2} & V_{IN} > 0 \end{cases}$$

## 1-bit/Stage Pipeline Implementation





- Have shown simple implementation with 1-bit/stage structure
- Implementations with 2-bits/stage or 3-bits/stage also straightforward

### **Typical SC Pipeline Stage**



Very simple and compact stages are used

For 1 bit/stage (Digital Assembler not shown)



Clock is complimentary nonoverlapping

### **Typical SC Pipeline Stage**

For 1 bit/stage (Digital Assembler not shown)







### **Typical SC Pipeline Stage**



$$V_{\text{out}} = V_{\text{IN}} \left( 1 + \frac{C_{\text{ta}} + C_{\text{tb}} + C_{\text{tb}}}{C_{2}} \right) - \left( d_{\text{dt}} \left( \frac{C_{\text{ta}}}{C_{2}} \right) + d_{\text{d2}} \left( \frac{C_{\text{tb}}}{C_{2}} \right) + d_{\text{d3}} \left( \frac{C_{\text{tb}}}{C_{2}} \right) \right) V_{\text{REF}} \longrightarrow V_{\text{OUTk}} = 4 V_{\text{INk}} - \left( d_{\text{dd}} + d_{\text{dd}} + d_{\text{dd}} \right) V_{\text{REF}}$$

- Directly use thermometer code outputs
- Can be extended to more bits/stage
- Accurate gain possible with good layout







Output

 $V_{R^+}$  $V_{R-}$ Input Input Input Stage k Stage k+1 Stage k+2

Ideal transfer characteristics (1 bit/stage)







#### But what really happens?

**X**OUTK





If ideally  $C_1=C_2$  so that ideal gain is 2, will the actual gain be larger or smaller than 2? Depends:

Finite gain of Op Amp tends to make actual gain < 2

Capacitor mismatch could make gain larger or smaller than 2

For reasonable gain in Op Amp, mismatch effects likely will dominate



Ideal Op Amp Transfer Characteristics

X<sub>INk</sub>

CLK

ADC<sup>\*</sup>

Ideal transfer characteristics (1 bit/stage)





Finite Op Amp Gain

XOUTK

Amp

DACk



Ideal transfer characteristics (1 bit/stage)



Output Range Limited and Transfer Characteristics are Nonlinear

X<sub>INk</sub>

**X**OUTK

Amp



# Stay Safe and Stay Healthy !

## End of Lecture 21